Part Number Hot Search : 
C0416 SIP32411 FAN8038B RFC04214 82000 6TRPB A2624 EC3BB27
Product Description
Full Text Search
 

To Download M2S100 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  power matters. ? fpgas soc fpgas design tools design hardware intellectual property fpga and soc product catalog security reliability low power integration x +/- d en >> 17 a[17:0] b[17:0] s n- 1 [43:0] c[43:0 ] shift17 sel_casc s n [43:0] ovfl add_su b 0 lut4 a b c d lut_byp en clk rst lo ro ci n co d en sl sync_sr
providing industry-leading fpgas and socs for applications where security is vital, reliability is non-negotiable and power matters. www.microsemi.com/ f pg a-soc
3 whether youre designing at the board or system level, microsemis soc fpgas and low power fpgas are your best choice. the unique, fash-based technology of microsemi fpgas, coupled with their history of reliability, sets them apart from traditional fpgas. design for todays rapidly growing markets of consumer and portable medical devices, or tomorrows environmentally friendly data centers, industrial controls and military and commercial aircraft. only microsemi can meet the power, size, cost and reliability targets that reduce time-to-market and enable long-term proftability. now, more than ever, power matters. table of contents smartfusion 2 ? soc fpga with 166 mhz arm ? cortex ? -m3, 150 k logic elements ? serdes, ddr, dsp processing, embedded nvm and sram 4 igloo ? 2 ? best-in-class integration, low power, reliability and security 5 smartfusion ? soc fpga with 100 mhz arm cortex-m3, 500 k system gates, analog processing 6 igloo/e ? lowest power fpga with up to 3 m system gates 7 igloo nano ? lowest power fpga with smallest package footprint 8 igloo plus ? lowest power fpga with high i/o-to-logic ratio 9 proasic ? 3/e ? low power, high performance fpga with up to 3 m system gates 10 proasic3 nano ? low power, high performance fpga with smallest pack- age footprint 11 proasic3l ? low power, high performance fpga with flash*freeze 12 fusion ? mixed signal fpga 13 military smartfusion, fusion and proasic3/el ? mixed signal integration down to C55oc ? reprogrammable digital logic, confgurable analog, embedded fash memory ? unprecedented low power consumption across the full military temperature range ? high-density fne-pitch ball grid packaging ? high performance and easy in-system programming 14 military proasic plus? ? industrys frst military screened fash fpga ? full processing to mil-std-883 class b ? established heritage on commercial and military aircraft 15 igloo and proasic family i/o selector ? i/o counts 16 fpga packages ? package dimensions 18 design tools ? design software for microsemi fpgas and soc fpgas 20 development kits ? starter, evaluation and development kits 21 programmers ? flashpro3 and silicon sculptor 3 programmers 25 intellectual property cores ? microsemi intellectual property (ip) products designed and optimized for use with microsemi fpgas 26 please refer to www.microsemi.com/fpga-soc and appropriate product datasheets for the latest device information, valid ordering codes and more information regarding previous generations of fash fpgas. www.microsemi.com/ f pg a-soc
4 www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion2 smartfusion2 type fcs325 vf256 vf400 fcv484 vq144 fg484 fg676 fg896 fc1152 pitch (mm) 0.5 0.8 0.8 0.8 0.5 1.0 1.0 1.0 1.0 length x width (mm) 11x11 14x14 17x17 19x19 20x20 23x23 27x27 31x31 35x35 device i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes m2s005 (s) 171 831 209 m2s010 (s/t/ts) 1481 21 195 4 751 233 4 m2s025 (s/t/ts) 180 2 1481 21 207 4 267 4 m2s050 (s/t/ts) 200 2 207 4 267 4 377 8 m2s090 (s/t/ts)2 2001 41 267 4 425 4 M2S100 (s/t/ts) 2731 41 574 8 m2s150 (s/t/ts) 2731 41 574 16 notes: 1. preliminary. 2. 090 fcs325 is 11x13.5 package dimension. smartfusion2 the next-generation system-on-chip fpga microsemis next-generation smartfusion2 system-on-chip (soc) fpgas are the only devices that address fundamental requirements for advanced security, high reliability and low power in critical industrial, military, aviation, communications and medical applications. smartfusion2 integrates an inherently reliable fash-based fpga fabric, a 166 mhz arm cortex-m3 processor, advanced security processing accelerators, dsp blocks, sram, envm and industry-required high-performance communication interfaces all on a single chip. smartfusion2 devices i/os per package smartfusion2 devices m2s005 m2s010 m2s025 m2s050 m2s090 M2S100 m2s150 logic/dsp maximum logic elements (4lut + dff) 1 6,060 12,084 27,696 56,340 86,316 99,512 146,124 math blocks (18x18) 11 22 34 72 84 160 240 fabric interface controllers (fics) 1 2 plls and cccs 2 6 8 security aes256, sha256, rng aes256, sha256, rng, ecc, puf microcontroller subsystem (mss) cortex-m3 + instruction cache yes envm (k bytes) 128 256 512 esram (k bytes) 64 esram (k bytes) non secded 80 can, 10/100/1000 ethernet, hs usb 1 each multi-mode uart, spi, i 2 c, timer 2 each fabric memory lsram 18 k blocks 10 21 31 69 109 160 236 usram 1 k blocks 11 22 34 72 112 160 240 total ram (k bits) 191 400 592 1314 2074 3040 4488 high speed ddr controllers (count x width) 1x18 2x36 1x18 2x36 serdes lanes (t) 0 4 8 4 8 16 pcie end points 0 1 2 4 user i/o msio (3.3 v) 115 123 157 139 309 292 292 msiod (2.5 v) 28 40 40 62 40 106 106 ddrio (2.5 v) 66 70 70 176 76 176 176 total user i/o 209 233 267 377 425 574 574 notes: 1. total logic may vary based on utilization of dsp and memories in your design. please see the smartfusion2 fabric ug for details. 2. feature availablility is package dependent.
5 www.microsemi.com/products/fpga-soc/fpga/igloo2-fpga igloo2 ? highest number of 5g transceivers 1 ? highest number of gpio 1 ? highest number of pci compliant 3.3 v i/o 1 ? only fpga with hardened memory subsystem ? only non-volatile and instant-on mainstream fpga ? 10x lower static power with the same performance ? 1 mw in flash*freeze mode ? only fpga with seu immune fabric and mainstream features ? extended temperature support (up to 125oc tj) ? built-in state-of-the-art design security for all devices ? root-of-trust ? easy-to-use igloo2 the fpga with high level of integration at the lowest total system cost the igloo2 fpga family provides a 4-input look-up table (lut) based fabric, 5g transceivers, high-speed general purpose i/o (gpio), block ram and digital signal processing (dsp) blocks in a differentiated, cost- and power-optimized architecture. this next-generation igloo2 fpga architecture offers up to 5x more logic density and 3x more fabric performance than its predecessors and combines a non-volatile fash-based fabric with the highest number of gpio, 5g serialization/deserialization (serdes) interfaces and pci express ? (pcie ? ) endpoints when compared to other products in its class. igloo2 devices ? features m2gl005 m2gl010 m2gl025 m2gl050 m2gl090 m2gl100 m2gl150 logic/dsp maximum logic elements (4lut + dff) 1 6,060 12,084 27,696 56,340 86,316 99,512 146,124 math blocks (18x18) 11 22 34 72 84 160 240 plls and cccs 2 6 8 spi/hpdma/pdma 1 each fabric interface controllers (fics) 1 2 security aes256, sha256, rng aes256, sha256, rng, ecc, puf memory envm (k bytes) 128 256 512 lsram 18 k blocks 10 21 31 69 109 160 236 usram 1 k blocks 11 22 34 72 112 160 240 esram (k bytes) 64 total ram (k bits) 703 912 1104 1826 2586 3552 5000 high speed ddr controllers 1x18 2x36 1x18 2x36 serdes lanes (t) 0 4 8 4 8 16 pcie end points 0 1 2 4 user i/os msio (3.3 v) 115 123 157 139 309 292 292 msiod (2.5 v) 28 40 40 62 40 106 106 ddrio (2.5 v) 66 70 70 176 76 176 176 total user i/o 209 233 267 377 425 574 574 note: 1. total logic may vary based on utilization of dsp and memories in your design. please see the igloo2 fabric ug for details. 2. feature availablility is package dependent. i/os per package type fcs325 vf256 vf400 fcv484 vq144 fg484 fg676 fg896 fc1152 pitch (mm) 0.5 0.8 0.8 0.8 0.5 1.0 1.0 1.0 1.0 length x width (mm) 11x11 14x14 17x17 19x19 20x20 23x23 27x27 31x31 35x35 device i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes i/o lanes m2gl005 (s) 171 831 209 m2gl010 (s/t/ts) 1481 21 195 4 751 233 4 m2gl025 (s/t/ts) 180 2 1481 21 207 4 267 4 m2gl050 (s/t/ts) 200 2 207 4 267 4 377 8 m2gl090 (s/t/ts)2 2001 41 267 4 425 4 m2gl100 (s/t/ts) 2731 41 574 8 m2gl150 (s/t/ts) 2731 41 574 16 note: 1 preliminary. 2. 090 fcs325 is 11x13.5 package dimension.
6 www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion smartfusion smartfusion the customizable soc device smartfusion socs are the only devices that integrate fpga fabric, an arm cortex-m3 processor and programmable analog, offering full customization, ip protection and ease-of-use. based on microsemis proprietary fash process, smartfusion socs are ideal for hardware and embedded designers who need a true system-on-chip that gives more fexibility than traditional fxed-function microcontrollers without the excessive cost of soft processor cores on traditional fpgas. ? available in commercial, industrial and military grades ? hard 100 mhz 32-bit arm cortex-m3 cpu ? multi-layer ahb communications matrix with up to 16 gbps throughput ? 10/100 ethernet mac ? two peripherals of each type: spi, i 2 c, uart and 32-bit timers ? up to 512 kb fash and 64 kb sram ? external memory controller (emc) ? 8-channel dma controller ? integrated analog-to-digital converters (adcs) and digital- to-analog converters (dacs) with 1 percent accuracy ? on-chip voltage, current and temperature monitors ? up to ten 15 ns high-speed comparators ? analog compute engine (ace) offoads cpu from analog processing ? up to 35 analog i/os and 169 digital gpios smartfusion devices notes: 1. not available on a2f500 for the pq208 package. 2. two plls are available in cs288 and fg484 (one pll in fg256 and pq208). 3. these functions share i/o pins and may not all be available at the same time. see the analog front-end overview section in the smartfusion programmable analog users guide for details. 4. available on fg484 only. pq208, fg256 and cs288 packages offer the same programmable analog capabilities as a2f200. notes: 1. there are no lvttl capable direct inputs available on a2f060 devices. 2. these pins are shared between direct analog inputs to the adcs and voltage/current/temperature monitors. 3. emc is not available on the a2f500 pq208 and a2f060 tq144 package. package i/os: mss + fpga i/os smartfusion devices a2f060 a2f200 a2f500 fpga fabric system gates 60,000 200,000 500,000 tiles (d-fip-fops) 1,536 4,608 11,520 ram blocks (4,608 bits) 8 8 24 microcontroller subsystem (mss) flash (kbytes) 128 256 512 sram (kbytes) 16 64 64 cortex-m3 with memory protection unit (mpu) yes yes yes 10/100 ethernet mac no yes yes external memory controller (emc) 26-bit address, 16-bit data 1 26-bit address, 16-bit data 26-bit address, 16-bit data 1 dma 8 ch 8 ch 8 ch i 2 c 2 2 2 spi 1 1 1 16550 uart 2 2 2 32-bit timer 2 2 2 pll 1 1 2 2 32 khz low power oscillator 1 1 1 100 mhz on-chip rc oscillator 1 1 1 main oscillator (32 khz to 20 mhz) 1 1 1 programmable analog adcs (8-/10-/12-bit sar) 1 2 3 4 dacs (12-bit sigma-delta) 1 2 3 4 signal conditioning blocks (scbs) 1 4 5 4 comparators 3 2 8 10 4 current monitors 3 1 4 5 4 temperature monitors 3 1 4 5 4 bipolar high voltage monitors 3 2 8 10 4 device a2f060 1 a2f200 2 a2f500 2 tq144 cs288 fg256 pq208 cs288 fg256 fg484 pq208 cs288 fg256 fg484 direct analog inputs 11 11 11 8 8 8 8 8 8 8 12 shared analog inputs 1 4 4 4 16 16 16 16 16 16 16 20 total analog input 15 15 15 24 24 24 24 24 24 24 32 total analog output 1 1 1 1 2 2 2 1 2 2 3 mss i/os 2 21 2 28 2 26 2 22 31 25 41 22 31 25 41 fpga i/os 33 68 66 66 78 66 94 66 3 78 66 128 total i/os 70 112 108 113 135 117 161 113 135 117 204
7 www.microsemi.com/products/fpga-soc/fpga/igloo-e igloo/e ? ultra low power fpgas ? flash*freeze technology for lowest power consumption ? 1.2 v core and i/o voltage ? instant-on ? aes-protected in-system programming (isp) ? user nonvolatile flashrom igloo/e notes: 1. aes is not available for cortex-m1 igloo devices. 2. agl060 in cs121 does not support the pll. 3. six chip (main) and twelve quadrant global networks are available for agl060 devices and above. 4. the m1agl250 device does not support this package. 5. device/package support tbd. igloo/e devices notes: 1. the m1agl250 device does not support qn132 or cs196 packages. 2. each used differential pair reduces the number of single-ended i/os available by two. 3. when the flash*freeze pin is used to directly enable flash*freeze mode and not used as a regular i/o, the number of single-ended user i/os available is reduced by one. 4. device/package support tbd. 5. fg256 and fg484 are footprint-compatible packages. i/os per package igloo devices agl030 agl060 agl125 agl250 agl400 agl600 agl1000 agle600 agle3000 arm-enabled igloo devices m1agl250 m1agl600 m1agl1000 m1agle3000 i/o package single- ended i/o single- ended i/o single- ended i/o single- ended i/o 2 differen- tial i/o pairs single- ended i/o 2 differen- tial i/o pairs single- ended i/o 2 differen- tial i/o pairs single- ended i/o 2 differen- tial i/o pairs single- ended i/o 2 differen- tial i/o pairs single- ended i/o 2 differen- tial i/o pairs qn48 34 qn68 49 uc81 66 cs81 66 60 7 cs121 96 96 vq100 77 71 71 68 13 qn132 81 80 84 87 1,4 19 1,4 cs196 133 143 1 35 1 143 35 fg144 96 7 97 97 24 97 25 97 25 97 25 fg256 5 178 38 177 43 177 44 165 79 cs281 215 53 215 53 fg484 5 194 38 235 60 300 74 270 135 341 168 fg896 620 310 the ultra low power programmable solution the igloo family of reprogrammable, full-featured fash fpgas is designed to meet the demanding power, area and cost requirements of todays portable electronics. based on nonvolatile fash technology, the 1.2 v to 1.5 v operating voltage family offers the industrys lowest power consumptionas low as 5 w. the igloo family supports up to 3,000,000 system gates with up to 504 kbits of true dual-port sram, up to 6 embedded plls and u p to 620 user i/os. low power applications that require 32-bit processing can use the arm cortex-m1 processor without license fee or royalties in m1 igloo devices. developed specifcally for implementation in fpgas, cortex-m1 devices offer an optimal balance between performance and size to minimize power consumption. igloo devices agl030 agl060 agl125 agl250 agl400 agl600 agl1000 agle600 agle3000 arm-enabled igloo devices 2 m1agl250 m1agl600 m1agl1000 m1agle3000 system gates 30,000 60,000 125,000 250,000 400,000 600,000 1,000,000 600,000 3,000,000 typical equivalent macrocells 256 512 1,024 2,048 versatiles (d-fip-fops) 768 1,536 3,072 6,144 9,216 13,824 24,576 13,824 75,264 flash*freeze mode (typical, w) 5 10 16 24 32 36 53 49 137 ram (1,024 bits) 18 36 36 54 108 144 108 504 ram blocks (4,608 bits) 4 8 8 12 24 32 24 112 flashrom kbits (1,024 bits) 1 1 1 1 1 1 1 1 1 aes-protected isp 1 yes yes yes yes yes yes yes yes integrated plls with ccc 2 1 1 1 1 1 1 6 6 versanet globals 3 6 18 18 18 18 18 18 18 18 i/o banks 2 2 2 4 4 4 4 8 8 maximum user i/os 81 96 133 143 194 235 300 270 620 package pins uc cs qn vq fg uc81 cs81 qn48 qn68 qn132 vq100 cs121 3 qn132 vq100 fg144 6 cs196 qn132 vq100 fg144 cs81 cs196 4 qn132 4, 5 vq100 fg144 cs196 fg144 fg256 fg484 cs281 fg144 fg256 fg484 cs281 fg144 fg256 fg484 fg256 fg484 fg484 fg896
8 www.microsemi.com/products/fpga-soc/fpga/igloo-nano igloo nano ? ultra low power in flash*freeze mode, as low as 2 w ? small footprint packages from 1414 mm to 33 mm ? enhanced commercial temperature ? 1.2 v to 1.5 v single voltage operation ? enhanced i/o features ? embedded sram and nonvolatile memory (nvm) ? isp and security igloo nano igloo nano devices i/os per package igloo nano devices agln010 agln020 agln060 agln125 agln250 known good die 34 52 71 71 68 uc36 23 qn48 34 qn68 49 uc81 52 cs81 52 60 60 60 vq100 71 71 68 the industrys lowest power, smallest-size solution igloo nano products offer ground breaking possibilities in power, size, lead-times, operating temperature and cost. available in logic densities from 10,000 to 250,000 gates, the 1.2 v to 1.5 v igloo nano devices have been designed for high-volume applications where power and size are key decision criteria. igloo nano devices are perfect asic or assp replacements, yet retain the historical fpga advantages of fexibility and quick time-to-market in low power and small footprint profles. notes: 1. agln030 and smaller devices do not support this feature. 2. agln060, agln125 and agln250 in the cs81 package do not support plls. 3. for higher densities and support of additional features, refer to the igloo and iglooe datasheets and fpga fabric users guides. note: 1. when the flash*freeze pin is used to directly enable flash*freeze mode and not used as a regular i/o, the number of single-ended user i/os available is reduced by one. 2. for nano devices, the vq100 package is offered in both leaded and rohs-compliant versions. all other packages are rohs-compliant only. igloo nano devices agln010 agln020 agln060 agln125 agln250 system gates 10,000 20,000 60,000 125,000 250,000 typical equivalent macrocells 86 172 512 1,024 2,048 versatiles (d-fip-fops) 260 520 1,536 3,072 6,144 flash*freeze mode (typical, w) 2 4 10 16 24 ram kbits 1 (1,024 bits) 1 18 36 36 4,608-bit blocks 1 4 8 8 flashrom kbits (1,024 bits) 1 1 1 1 1 aes-protected isp 1 yes yes yes integrated pll in cccs 1,2 1 1 1 versanet globals 4 4 18 18 18 i/o banks 2 3 2 2 4 maximum user i/os (packaged device) 34 52 71 71 68 maximum user i/os (known good die) 34 52 71 71 68 package pins uc cs qn vq uc36 qn48 uc81 cs81 qn68 cs81 vq100 cs81 vq100 cs81 vq100
9 www.microsemi.com/products/fpga-soc/fpga/igloo-plus igloo plus igloo plus igloo plus devices i/os per package igloo plus devices aglp030 aglp060 aglp125 system gates 30,000 60,000 125,000 typical equivalent macrocells 256 512 1,024 versatiles (d-fip-fops) 792 1,584 3,120 flash*freeze mode (typical, w) 5 10 16 ram (1,024 bits) 18 36 4,608-bit blocks 4 8 flashrom kbits (1,024 bits) 1 1 1 aes-protected isp yes yes integrated pll in cccs 1 1 1 versanet globals 2 6 18 18 i/o banks 4 4 4 maximum user i/os (packaged device) 120 157 212 package pins cs vq cs201, cs289 vq128 cs201, cs289 vq176 cs281, cs289 igloo plus devices aglp030 aglp060 aglp125 i/o package single-ended i/o single-ended i/o single-ended i/o cs201 120 157 cs281 212 cs289 120 157 212 vq128 101 vq176 137 the low power fpga with enhanced i/o capabilities igloo plus products deliver unrivaled low power and i/o features in a feature-rich programmable device, offering up to 64 percent more i/os than the award-winning igloo products and supporting independent schmitt trigger inputs, hot-swapping and flash*freeze bus hold. ranging from 30,000 to 125,000 gates, the 1.2 v to 1.5 v igloo plus devices have been optimized to meet the needs of i/o-intensive, power-conscious applications that require exceptional features. ? i/o-optimized fpga ? ultra low power in flash*freeze mode, as low as 5 w ? small footprint and low-cost packages ? reprogrammable fash technology ? 1.2 v to 1.5 v single voltage operation ? embedded sram nvm ? aes-protected isp ? notes: 1. aglp060 in cs201 does not support the pll. 2. six chip (main) and twelve quadrant global networks are available for aglp060 and aglp125. ? note: * when the flash*freeze pin is used to directly enable flash*freeze mode and not used as a regular i/o, the number of single-ended user i/os available is reduced by one.
10 proasic3/e proasic3/e i/os per package the low power, low-cost fpga solution the proasic3 series of fash fpgas offers a breakthrough in power, price, performance, density and features for todays most demanding high-volume applications. proasic3 devices support the arm cortex-m1 processor, offering the benefts of programmability and time-to-market at low cost. proasic3 devices are based on nonvolatile fash technology and support 30,000 to 3,000,000 gates and up to 620 high-performance i/os. for automotive applic ations, selected proasic3 devices are qualifed to the aec-q100 and are available with aec t1 screening and ppap documentation. proasic3 devices a3p030 a3p060 a3p125 a3p250 a3p400 a3p600 a3p1000 a3pe600 a3pe1500 a3pe3000 arm cortex-m1 devices m1a3p250 * m1a3p400 m1a3p600 m1a3p1000 m1a3pe1500 m1a3pe3000 i/o type single- ended i/o single- ended i/o single- ended i/o single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs single- ended i/o differen- tial i/o pairs qn48 34 qn68 49 qn132 81 80 84 87 19 cs121 96 vq100 77 71 71 68 13 tq144 91 100 pq208 133 151 34 151 34 154 35 154 35 147 65 147 65 147 65 fg144 96 97 97 24 97 25 97 25 97 25 fg256 157 38 178 38 177 43 177 44 165 79 fg324 221 110 fg484 194 38 235 60 300 74 270 135 280 139 341 168 fg676 444 222 fg896 620 310 notes: 1. aes is not available for cortex-m1 proasic3 devices. 2. available as automotive t grade 3. the m1a3p250 device does not support this package. 4. six chip (main) and three quadrant global networks are available for a3p060 and above. 5. the pq208 package supports six cccs and two plls. note: 1. m1a3p250 does not support the fg256 and qn132 packages. 2. when using voltage-referenced i/o standards, one i/o pin should be assigned as a voltage-reference pin (vref) per minibank (group of o/os). 3. g indicates rohs-compliant packages. refer to the proasic3e ordering information on page 3 for the location of the g in the part number. proasic3/e devices a3p030 a3p060 a3p125 a3p250 a3p400 a3p600 a3p1000 a3pe600 a3pe1500 a3pe3000 arm cortex-m1 devices m1a3p250 m1a3p400 m1a3p600 m1a3p1000 m1a3pe1500 m1a3pe3000 system gates 30,000 60,000 125,000 250,000 400,000 600,000 1,000,000 600,000 1,500,000 3,000,000 typical equivalent macrocells 256 512 1,024 2,048 versatiles (d-fip-fops) 768 1,536 3,072 6,144 9,216 13,824 24,576 13,824 38,400 75,264 ram (1,024 bits) 18 36 36 54 108 144 108 270 504 4,608-bit blocks 4 8 8 12 24 32 24 60 112 flashrom kbits (1,024 bits) 1 1 1 1 1 1 1 1 1 1 aes-protected isp 1 yes yes yes yes yes yes yes yes yes integrated pll in cccs 1 1 1 1 1 1 6 6 6 versanet globals 4 6 18 18 18 18 18 18 18 18 18 i/o banks 2 2 2 4 4 4 4 8 8 8 maximum user i/os 81 96 133 157 194 235 300 270 444 620 package pins qfn cs vq tq pq fg qn48 qn68 qn132 vq100 qn132 cs121 vq100 2 tq144 fg144 2 qn132 2 vq100 2 tq144 pq208 fg144 2 qn132 2, 3 vq100 2 pq208 fg144 2 fg256 2, 3 pq208 fg144 fg256 fg484 pq208 fg144 fg256 fg484 pq208 fg144 2 fg256 2 fg484 2 pq208 5 fg256 fg484 pq208 5 fg484 fg676 pq208 5 fg324 fg484 fg896 ? low power ? nonvolatile, reprogrammable ? instant-on ? confguration memory error immune ? advanced i/o standards ? secure isp proasic3/e devices www.microsemi.com/products/fpga-soc/fpga/proasic3-e
11 www.microsemi.com/products/fpga-soc/fpga/proasic3-nano proasic3 nano note: g indicates rohs-compliant packages. refer to proasic3 nano ordering information on page 3 of the datasheet for the location of the g in the part number. for nano devices, the vq100 package is offered in both leaded and rohs-compliant versions. all other packages are rohs-compliant only. proasic3 nano the lowest-cost solution with enhanced i/o capabilities microsemis innovative proasic3 nano devices bring a new level of value and fexibility to high-volume markets. when measured against the typical project metrics of performance, cost, fexibility and time-to-market, proasic3 nano devices provide an attractive alternative to asics and assps in fast moving or highly competitive markets. customer-driven total system cost reduction was a key design criteria for the proasic3 nano program. reduced device cost, availability of known good die, a single-chip implementation and a broad selection of small footprint packages all contribute to lower total system costs. ? 1.5 v core for low power ? 350 mhz system performance ? confguration memory error immune ? enhanced commercial temperature ? enhanced i/o features ? isp and security i/os per package proasic3 nano devices proasic3 nano devices a3pn010 a3pn020 a3pn060 a3pn125 a3pn250 system gates 10,000 20,000 60,000 125,000 250,000 typical equivalent macrocells 86 172 512 1,024 2,048 versatiles (d-fip-fops) 260 520 1,536 3,072 6,144 ram 1 (1,024 bits) 18 36 36 4,608-bit blocks 1 4 8 8 flashrom kbits (1,024 bits) 1 1 1 1 1 aes-protected isp 1 yes yes yes integrated pll in cccs 1 1 1 1 versanet globals 4 4 18 18 18 i/o banks 2 3 2 2 4 maximum user i/os (packaged device) 34 49 71 71 68 known good die user i/os 34 52 71 71 68 package pin qn vq qn48 qn68 vq100 vq100 vq100 proasic3 nano devices a3pn010 a3pn020 a3pn060 a3pn125 a3pn250 known good die 34 52 71 71 68 qn48 34 qn68 49 vq100 71 71 68 notes: 1. a3pn030 and smaller devices do not support this feature. 2. for higher densities and support of additional features, refer to the proasic3 and proasic3e datasheets and fpga fabric users guides.
12 www.microsemi.com/products/fpga-soc/fpga/proasic3l proasic3l notes: 1. refer to the cortex-m1 product brief for more information. 2. aes is not available for cortex-m1 proasic3l devices. 3. for the a3pe3000l, the pq208 package has six cccs and two plls. notes: 1. when considering migrating your design to a lower- or higher-density device, refer to the packaging section of the datasheet to ensure you are complying with design and board migration requirements. 2. for a3p250l devices, the maximum number of lvpecl pairs in east and west banks cannot exceed 15. 3. arm cortex-m1 support is tbd on this device. 4. each used differential i/o pair reduces the number of single-ended i/os available by two. 5. fg256 and fg484 are footprint-compatible packages. 6. g indicates rohs-compliant packages. refer to proasic3l ordering information on page 3 of the datasheet for the location of the g in the part number. 7. for a3pe3000l devices, the usage of certain i/o standards is limited as follows: C sstl3(i) and (ii): up to 40 i/os per north or south bank C lvpecl / gtl+ 3.3 v / gtl 3.3 v: up to 48 i/os per north or south bank C sstl2(i) and (ii) / gtl+ 2.5 v/ gtl 2.5 v: up to 72 i/os per north or south bank 8. when the flash*freeze pin is used to directly enable flash*freeze mode and not as a regular i/o, the number of single-ended user i/os available is reduced by one. proasic3l balancing low power, performance and low cost proasic3l fpgas feature 40 percent lower dynamic power and 90 percent lower static power than the previous generation proasic3 fpgas and orders of magnitude lower power than sram competitors, combining dramatically reduced power consumption with up to 350 mhz operation. the proasic3l family also supports the free implementation of an fpga-optimized 32-bit arm cortex-m1 processor, enabling system designers to select microsemis fash fpga solution that best meets their speed and power design requirements, regardless of application or volume. optimized software tools using power-driven layout (pdl) provide instant power reduction capabilities. i/os per package 1 proasic3l low power devices proasic3l devices a3p250l a3p600l a3p1000l a3pe3000l arm cortex-m1 devices 1 m1a3p600l m1a3p1000l m1a3pe3000l system gates 250,000 600,000 1,000,000 3,000,000 versatiles (d-fip-fops) 6,144 13,824 24,576 75,264 ram (1,024 bits) 36 108 144 504 4,608-bit blocks 8 24 32 112 flashrom kbits (1,024 bits) 1 1 1 1 aes-protected isp 2 yes yes yes yes integrated pll in cccs 3 1 1 1 6 versanet globals 18 18 18 18 i/o banks 4 4 4 8 maximum user i/os (packaged device) 157 235 300 620 package pins vq pq fg vq100 pq208 fg144, fg256 pq208 fg144, fg256, fg484 pq208 fg144, fg256, fg484 pq208 fg324, fg484, fg896 proasic3l devices a3p250l 2 a3p600l a3p1000l a3pe3000l arm cortex-m1 devices m1a3p600l m1a3p1000l m1a3pe3000l 3 i/o type single- ended i/o 4 differential i/o pairs single- ended i/o 4 differential i/o pairs single- ended i/o 4 differential i/o pairs single- ended i/o 4 differential i/o pairs vq100 68 13 pq208 151 34 154 35 154 35 147 65 fg144 97 24 97 25 97 25 fg256 157 38 177 43 177 44 fg324 221 110 fg484 235 60 300 74 341 168 fg896 620 310 ? low power 1.2 v to 1.5 v core operation ? 700 mbps ddr, lvds capable i/os ? up to 350 mhz system performance ? confguration memory error immune ? isp and security ? flash*freeze technology for low power
13 www.microsemi.com/products/fpga-soc/fpga/fusion fusion ? integrated a/d converter (adc) with 8-, 10- and 12-bit resolution and 30 scalable analog input channels ? adc accuracy better than 1 percent ? on-chip voltage, current and temperature monitors ? in-system confgurable analog supports a wide variety of applications ? up to 1 mb of user fash memory ? extensive clocking resources ? analog plls ? 1 percent rc oscillator ? crystal oscillator circuit ? real-time counter (rtc) ? instant-on ? confguration memory error immune ? advanced i/o standards ? user nonvolatile flashrom notes: 1. refer to the cortex-m1 product brief for more information. 2. pigeon point devices only offered in fg484 and fg256 packages. 3. microblade devices only offered in fg256 package. notes: 1. pigeon point devices only offered in fg484 and fg256 packages. 2. microblade devices only offered in fg256 package. 3. fusion devices in the same package are pin compatible with the exception of the pq208 package (afs250 and afs600). fusion package i/os: single-/double-ended (analog) fusion devices afs090 afs250 afs600 afs1500 arm cortex-m1 devices m1afs250 m1afs600 m1afs1500 pigeon point devices p1afs600 1 p1afs1500 1 microblade devices u1afs250 2 u1afs600 2 u1afs500 2 qn108 37/9 (16) qn180 60/16 (20) 65/15 (24) pq208 3 93/26 (24) 95/46 (40) fg256 75/22 (20) 114/37 (24) 119/58 (40) 119/58 (40) fg484 172/86 (40) 223/109 (40) fg676 252/126 (40) fusion devices the worlds frst mixed signal fpga fusion fpgas integrate confgurable analog, large fash memory blocks, comprehensive clock generation and management circuitry and high-performance, fash-based programmable logic in a monolithic device. the fusion architecture can be used with soft microcontroller cores, such as the performance-optimized arm cortex-m1, 8051s or microsemis own coreabc, the smallest soft microcontroller for fpgas. fusion devices afs090 afs250 afs600 afs1500 arm cortex-m1 1 devices m1afs250 m1afs600 m1afs1500 pigeon point devices p1afs600 2 p1afs1500 2 microblade devices u1afs250 u1afs600 3 u1afs500 general information system gates 90,000 250,000 600,000 1,500,000 tiles (dCfipCfops) 2,304 6,144 13,824 38,400 aes-protected isp yes yes yes yes plls 1 1 2 2 globals 18 18 18 18 memory flash memory blocks (2 mbits) 1 1 2 4 total flash memory bits 2,000,000 2,000,000 4,000,000 8,000,000 flashrom bits 1,024 1,024 1,024 1,024 ram blocks (4,608 bits) 6 8 24 60 ram (kbits) 27 36 108 270 analog and i/os analog quads 5 6 10 10 analog input channels 15 18 30 30 gate driver outputs 5 6 10 10 i/o banks (+ jtag) 4 4 5 5 maximum digital i/os 75 114 172 252 analog i/os 20 24 40 40
14 military smartfusion, fusion and proasic3/el military smartfusion, fusion and proasic3/el low power fpgas for military applications building on the successful heritage of the military proasic plus family, military fpgas offer higher performance, greater density and more memory, while at the same time offering high reliability combined with compact single-chip logic integration, instant-on operation and reprogrammability. fusion and smartfusion military fpgas offer integrated confgurable analog and can use built-in soft arm cortex-m1 or hard 50 mhz arm cortex m3. ? supports single-voltage system operation ? up to 3,000,000 system gates ? instant-on level 0 support ? secure isp using on-chip 128-bit advanced encryption ? single-event upset (seu) immune ? standard (aes) decryption via jtag military smartfusion, fusion and proasic3 devices proasic3/el devices a3p250 a3pe600l a3p1000 a3pe3000l afs600 afs1500 a2f060 a2f500 arm cortex-m1 devices 1 m1a3p1000 m1a3pe3000l m1a2f500 m1afs1500 hard 32-bit arm cortex-m3 hard 32-bit arm cortex-m3 system gates 250,000 600,000 1,000,000 3,000,000 600,000 1,500,000 60,000 500,000 versatiles (d-fip-fops) 6,144 13,824 24,576 75,264 13,824 38,400 1,536 11,520 aes-protected isp 1 yes yes yes yes yes yes yes yes ram (1,024 bits) 36 108 144 504 108 270 16 64 ram blocks (4,608 bits) 8 24 32 112 24 60 8 24 maximum user i/os 68 270 300 620 212 263 108 204 digital i/os 68 270 154 620 172 223 92 169 analog i/os 40 40 16 35 pll 1 6 1 6 2 2 1 2 adcs (8- ,10-,12-bit sar) 1 1 1 3 packages vq pq fg vq100 fg484 pq208 fg144, fg256, fg484 pq208 fg324, fg484, fg896 fg256, fg484 fg256, fg484 fg256 fg256, fg484 notes: 1. refer to arm cortex-m1 product brief for more information. 2. aes is not available for arm-enabled devices. www.microsemi.com/ f pg a-soc
15 military proasic plus military proasic plus reprogrammable, nonvolatile military fpgas military proasic plus is the industrys frst nonvolatile, reprogrammable fpga with testing covering the full military temperature range (C55oc to 125oc), with available mil-std-883 class b screening. the fash-based reprogrammable interconnect used in microsemis proasic plus fpgas has been proven to be immune to confguration changes caused by atmospheric neutrons. military proasic plus devices military proasic plus devices apa300 apa600 apa1000 maximum system gates 300,000 600,000 1,000,000 tiles (registers) 8,192 21,504 56,320 ram kbits (1,024 bits) 72 126 198 ram blocks (256x9) 32 56 88 lvpecl 2 2 2 pll 2 2 2 global networks 4 4 4 maximum clocks 32 56 88 maximum user i/os 290 454 712 jtag isp yes yes yes pci yes yes yes package pins pq pb pg fg cf cq cg 456 144, 256 208, 352 456 256, 484, 676 208, 352 208, 352 624 208 456 896, 1152 208, 352 624 www.microsemi.com/ f pg a-soc
17 16 3x3 uc36 0.40 4x4 uc81 0.40 5x5 cs81 0.50 6x6 cs121 0.50 6x6 qn48 0.40 8x8 cs196 0.50 8x8 qn68 0.40 8x8 qn132 0.50 8x8 cs201 0.50 10x10 qn108 0.50 10x10 qn180 0.50 10x10 cs281 0.50 11x11 cs288 0.50 13x13 fg144 1.00 14x14 cs289 0.80 14x14 vq100 0.50 14x14 vq128 0.40 17x17 fg256 1.00 19x19 fg324 1.00 20x20 tq144 0.50 20x20 vq176 0.40 23x23 fg484 1.00 27x27 fg676 1.00 28x28 pq208 0.50 31x31 fg896 1.00 32.5x32.5 cg624 1.27 29.21x29.21 cq208 0.50 48x48 cq352 0.50 23 34 52 52 49 66 66 34 49 81 120 120 77 101 60 96 80 157 112 96 157 71 108 91 137 60 96 133 84 212 97 212 71 100 133 60/7 143/35 87/19 65/15 (24) 97/24 68/13 114/37 (24) 157/38 93/26 (24) 151/34 158 248 143/35 97/25 178/38 194/38 151/34 215/53 97/25 119/58 (40) 177/43 172/86 (40) 235/60 95/46 (40) 154/35 440 158 248 215/53 97/25 177/44 300/74 154/35 440 158 248 165/79 270/135 147/65 119/58 (40) 223/109(40) 280/139 252/126(40) 444/222 147/65 221/110 341/168 147/65 620/310 size (mm) name pitch (mm) igloo/e igloo nano 2 igloo plus pr oasic3/e pr oasic3 nano 2 pr oasic3l military pr oasic3/el military pr oasic plus agln010 a3pn010 agln020 a3pn020 agl030 aglp030 a3p030 agl060 agln060 aglp060 a3p060 a3pn060 agl125 agln125 aglp125 a3p125 a3pn125 afs250 agl250 agln250 a3p250 a3pn250 a3p250l a3p250 ap a300 agl400 a3p400 afs600 afs600 agl600 a3p600 a3p600l ap a600 agl1000 a3p1000 a3p1000l a3p1000 ap a1000 agle600 a3pe600 a3pe600l afs1500 afs1500 a3pe1500 agle3000 a3pe3000 a3pe3000l a3pe3000l igloo and proasic family i/o selector igloo and proasic family i/o selector 1 notes: 1. # / # structure shows single-ended/double-ended i/os. fusion and ext. temp. fusion i/o counts are in italics. value in parentheses for fusion is analog i/os. smartfusion values are total analog, mss and fpga i/os. 2. igloo nano and proasic3 nano devices do not have differential i/os. 3. please refer to the soc products groups website at www.microsemi.com/soc and appropriate product datasheets for the latest device information and valid ordering codes. igloo and proasic family i/o selector go to www.microsemi.com/fpga-soc for information regarding previous generations of fash and antifuse fpgas. www.microsemi.com/ f pg a-soc www.microsemi.com/ f pg a-soc
18 fpga packages fpga packages cs121 f igloo proasic3 p s 6x6 mm h 0.90 mm p 0.50 mm cs81 f igloo igloo nano p s 5x5 mm h 0.80 mm p 0.50 mm uc81 f igloo igloo nano p s 4x4 mm h 0.80 mm p 0.40 mm uc36 f igloo nano p s 3x3 mm h 0.80 mm p 0.40 mm fg896 f smartfusion2 igloo2 iglooe 1 proasic3e 1 proasic3l 1 military proasic3/el 1 p s 31x31 mm h 2.23 mm p 1.00 mm ? fg144 f igloo 1 proasic3 1 proasic3l 1 military proasic3/el 1 p s 13x13 mm h 1.45 mm p 1.00 mm ? fc1152 f igloo2 p s 35x35 mm h 2.62 mm p 1.00 mm fg256 f smartfusion fusion 1, 3, 4 igloo 1 iglooe proasic3 1, 2 proasic3e 2 proasic3l 1 p s 17x17 mm h 1.60 mm p 1.00 mm fg676 f igloo2 proasic3e 1 fusion 1 p s 27x27 mm h 2.23 mm p 1.00 mm fg484 f smartfusion2 smartfusion fusion 1, 3 igloo2 igloo 1 iglooe 1 proasic3 1, 2 proasic3e 1, 2 proasic3l 1 military proasic3/el 1 p s 23x23 mm h 2.23 mm p 1.00 mm fg324 f proasic3e 1 proasic3l 1 p s 19x19 mm h 1.63 mm p 1.00 mm vf400 f smartfusion2 igloo2 p s 17x17 mm h 1.41 mm p 0.80 mm cs196 f igloo p s 8x8 mm h 1.11 mm p 0.50 mm cs201 f igloo plus p s 8x8 mm h 0.89 mm p 0.50 mm cs281 f igloo 1 igloo plus p s 10x10 mm h 1.05 mm p 0.50 mm cs288 f smartfusion p s 11 x 11 mm h 1.05 mm p 0.50 mm cs289 f igloo plus p s 14x14 mm h 1.20 mm p 0.80 mm qn68 f igloo igloo nano proasic3 proasic3 nano p s 8x8 mm h 0.90 mm p 0.40 mm qn48 f igloo igloo nano proasic3 proasic3 nano p s 6x6 mm h 0.90 mm p 0.40 mm qn108 f fusion p s 8x8 mm h 0.75 mm p 0.50 mm qn132 f igloo proasic3 p s 8x8 mm h 0.75 mm p 0.50 mm qn180 f fusion p s 10x10 mm h 0.75 mm p 0.50 mm key: f C family bs C package body size excluding leads ps C overall package dimensions including package leads h C package thickness p C pin pitch / ball pitch notes: 1 includes cortex-m1 devices. 2 fg256 and fg484 are footprint-compatible for proasic3 and proasic3e. 3 pigeon point devices are only offered in fg484 and fg256. 4 microblade devices are only offered in fg256. www.microsemi.com/ f pg a-soc
19 fpga packages refer to the package mechanical drawings document located at www.microsemi.com/document-portal/doc_download/131095-package-mechanical-drawings for more information concerning package dimensions. tq144 f proasic3 b s 20x20 mm p s 22x22 mm h 1.40 mm p 0.50 mm vq100 f igloo 1 igloo nano proasic3 1 proasic3 nano proasic3l military proasic3/el 1 b s 14x14 mm p s 16x16 mm h 1.00 mm p 0.50 mm pq208 f smartfusion fusion 1 proasic3 1 proasic3e 1 proasic3l 1 military proasic3/el 1 bs 28x28 mm ps 30.6x30.6 mm h 3.40 mm p 0.50 mm vq128 f igloo plus bs 14x14 mm ps 16x16 mm h 1.00 mm p 0.40 mm vq176 f igloo plus bs 20x20 mm ps 22x22 mm h 1.00 mm p 0.40 mm cq352 f military proasic plus p s 48x48 mm h 2.67 mm p 0.50 mm cq208 f military proasic plus p s 29.21x29.21 mm h 2.67 mm p 0.50 mm cg624 f military proasic plus p s 32.5x32.5 mm h 4.94 mm p 1.27 mm www.microsemi.com/ f pg a-soc
20 www.microsemi.com/fpga-soc/design-resources/design-software/libero-soc libero ? system on chip (soc) and libero integrated design environment (ide) microsemi are comprehensive software toolsets for designing with microsemi fpgas. different versions of libero support different families (see product family support for details). ? libero soc supports microsemis igloo2, smartfusion2, smartfusion, igloo, proasic3 and fusion families managing the entire design fow from design entry, synthesis and simulation, through place-and-route, timing and power analysis, with enhanced integration of the embedded design fow. libero soc also includes a new system builder design approach for correct by construction soc fpga confguration. ? libero ide software supports designing with microsemi rad-tolerant fpgas, antifuse fpgas and legacy & discontinued flash fpgas and managing the entire design fow from design entry, synthesis and simulation, through place-and-route, timing and power analysis. libero soc provides a new soc design fow, specifcally targeted to simplify the design of our newest fash fpgas. standalone tools such as silicon sculptor, flashpro and synphony model compiler ae are not changing and will continue to include support for all silicon devices. two types of libero licenses are available. libero gold free licenses covers the majority of mainstream fpgas, while libero platinum supports the high end and advanced feature devices. liber o soc system builder pr o gram device rt l and constraints firmware and pr oject settings application development fpga implementation microsemi design software design software for microsemi soc fpgas and fpgas licensing requirements product family device license gold (free) platinum/standalone smartfusion2/igloo2 m2s005, m2s010, m2s025, m2s050, m2gl005, m2gl010, m2gl025, m2gl050 ? ? m2s090, M2S100, m2s150, m2gl090, m2gl100, m2gl150 all s (security) devices require a platinum license. ? smartfusion, igloo, proasic3, fusion and proasic plus all devices ? ? licensing features license features libero gold libero platinum libero standalone free purchased purchased license term 1 year 1 year 1 year libero design software, including smartdesign, ip catalog and place and route ? ? ? softconsole* ? ? ? flashpro software* ? ? ? ip cores bundle gold ip platinum ip platinum ip synopsys synplify pro ae, modelsim ae, synopsys identify ae* ? ? not included * the following software is not supported on the linux platforms: viewdraw, flashpro, softconsole, firmware catalog and identify. embedded design support features microsemi keil iar systems softconsole keil mdk embedded workbench ? free versions from microsemi free with libero soc 32 k code limited 32 k code limited available from vendor n/a full version full version compiler gnu gcc realview ? c/c++ iar arm compiler debugger gdb debug vision ? debugger c-spy ? debugger instruction set simulator no vision simulator yes debug hardware flashpro4 ulink2 ? or ulink-me ? j-link ? or j-link lite go to www.microsemi.com/fpga-soc/design-resources/design-software/libero-soc for system requirements.
21 www.microsemi.com/products/fpga-soc/design-resources/dev-kits-boards development kits ? full-featured smartfusion2 development platform ? support for hs usb 2.0 otg, can rs232, rs484, ieee 1588 time stamping and sync e capable triple speed ethernet phys ? access to serdes high speed serial interfaces via pci edge connector or high speed smp connectors ? bundled with flashpro4 programmer, usb cables and pcie edge card ribbon cable ? free libero soc software license included ? board features - 50 k le smartfusion2 device - 16x 5 gbps serdes, pcie, xaui/xgxs+ native serdes - 16-bit, 1 msps, 8-channel precision adc - 512 mb ddr3, 16 mb sdram, 8 mb spi flash memory - jtag interface for programming and debug - embedded trace macro connector - i 2 c, spi, gpio headers - fmc connector for daughter card expansion ordering codes supported devices price sf2-dev-kit m2s050t-1fgg896 $ 1,800 12 v power supply section dc jack usb mini b connector (ftdi) usb micr o ab connector rs485 header adc exter nal flash pcie edge connector ddr3 memory time stamping smp connectors poe sdram smartfusion2 rj45 connector for ether net poe connector marvell phy reset switch clock conditioning sfp connector timing chip reset etm header fp4 header fmc header rv i header can1 connector can2 connector ftdi pr ogrammer spi flash mmuar t1 connector power -on switch smartfusion2 development kit user button reset button 64 mb lpddr 16 mb spi flash jt ag i/f jp2 ether net phy smartfusion2 m2s som (system-on-module) br eadboar d ar ea ether net i/f usbpower & usb uar t i/f leds jp3 jp1 hs usb otg interface smartfusion2 starter kit ordering code supported device price sf2-starter-kit-es-2 m2s050t-fgg896es $ 299 sf2-484-starter-kit m2s010-fgg484 $299 ? cost-effcient development platform for smartfusion2 soc fpga ? supports industry-standard interfaces including ethernet, usb, spi, i 2 c and uart ? preloaded with uclinux image to support linux-based development environments ? comes with flashpro4 programmer, usb cables and usb wifi module ? free libero soc software license included ? board features - 50k le or 10k le smartfusion2 device - jtag interface for programming and debug - 10/100 ethernet - usb 2.0 on-the-go - 64 mb lpddr, 16 mb spi flash memory - 4 leds and 2 push-button switches - on-module clocks - watchdog timer (wdt) curr ent measur ement lp crystals on boar d 125 mhz 12 v power supply input on/of f switch 10/100/1000 ether net rj45 connector serdes refer ence clock micr ousb otg lpddr 50 mhz oscillator gpio header leds jt ag pr ogramming header reset switch sw3 sw4 sw2 sw5 igloo2 x1 pcie edge connector sw1 r vi/iar debug header i 2 c header etm tr ace debug header spi flash usb-uar t t erminal tx/rx serdes sma pairs igloo2 evaluation kit ? gives designers access to igloo2 fpgas which offer leadership in i/o density, security, reliability and low power into mainstream applications ? up to 150 k le, 240 integrated dsp blocks, 16 channels of 5 gbps serdes and 4 gen2 pcie endpoints, ? supports industry-standard interfaces including gigabit ethernet, usb 2.0 otg, spi, i 2 c and uart ? free license for microsemis libero soc software and comes preloaded with a pcie control plane demo ? can be powered through a 12 v power supply or the pcie connector and includes a flashpro4 programmer ? board features - igloo2 fpga in the fg484 package (m2gl010t-fg484) - jtag/spi programming interface - gigabit ethernet phy and rj45 connector - usb 2.0 otg interface connector - 1gb lpddr, 64mb spi flash - headers for i 2 c, uart, spi, gpios - x1 gen2 pcie edge connector - tx/rx/clk smp pairs ordering code supported device price m2gl-eval-kit m2gl010t-1fgg484 $ 399
22 www.microsemi.com/products/fpga-soc/design-resources/dev-kits-boards development kits ? supports smartfusion development, including arm cortex-m3, fpga and programmable analog ? free one-year libero soc software and gold license with softconsole for program and debug ? 5 v power supply and international adapters ? two usb cables and low cost programming stick ? users guide, tutorial and design examples ? pcb schematics, layout fles and bom ? board features - ethernet, ethercat, can, uart, i 2 c and spi interfaces - usb port for hyperterminal - usb port for programming and debug - j-link header for debug - mixed signal and a2f500 digital expansion header - extensive off-chip memory - refer to www.microsemi.com/soc for a full list of features ordering codes supported devices price a2f500-dev-kit a2f500m3g-fgg484 $ 999 directc header board reset switch power jack memory device configuration headers aglp dip switch aglp125v5- csg289 igloo plus header 10/100 ethernet phy rj45 connector for 10/100 ethernet power switch dacout/ adc headers rj45 connectors for ethercat ports smartfusion csoc db9 connector for can0 sram (3.3 v) can transceivers db9 connector for can1 a2f500 connector psram (1.8 v) lcps connector dip switch jtag_sel switch jtag chain configuration header 1.5 v header pub switch rs485 transceiver db9 connector for rs485 (uart1) 50 mhz oscillator spi headers i 2 c headers usb connector for uart0 oled push-button switches realview ? header jtag mux ethercat phys dac0 and dac1 callibration pots for 15 v bipolar outputs pot for current monitor mixed signal header ethercat asic smartfusion development kit 9 v power supply jack analog power supply regulators (r v1, r v2) interrupt switches (sw8-apol1, sw9-apol2, sw10-dpol1, sw11-dpol3, sw12-dpol2) power switch jp3 jp19 jp2 jp20 j2 mixed signal header jp23 zilker pr ogramming header jp21 jp22 leds (d15, d16, d17, d18, d19) dmpm daughter card ? supports power management design with the smartfusion evaluation kit and smartfusion development kit ? mpm v5.0 design example implements confgurable power management in smartfusion soc fpga ? graphical confguration dialog ? in-system reconfgurable ? 9 v power supply ? board features - 2 analog pols, 3 digital pols - 2 potentiometers to control analog regulators - 5 power supply regulator interrupt switches - 5 power supply regulator status leds - mixed signal header connector connects to smartfusion board ordering code supported device price dmpm-dc-kit no microsemi device $ 349 ? supports smartfusion soc fpga evaluation, including arm cortex-m3, fpga and programmable analog ? free one-year libero soc software and gold license with softconsole for program and debug ? usb programming built into board ? two usb cables ? users guide, tutorial and design examples ? printed circuit board (pcb) schematics, layout fles and bill-of-materials (bom) ? board features - ethernet interface - usb port for power and hyperterminal - usb port for programming and debug - j-link header for debug - mixed signal header - spi fash C off-chip memory - reset and 2 user switches, 8 leds - pot for voltage / current monitor - temperature monitor - organic light-emitting diode (oled) ordering code supported device price a2f-eval-kit a2f200m3f-fgg484 $ 99 10/100 ethernet interface regulators usb program and debug interface smartfusion device user sw2 usb power and usb-uart interface potentiometer reset switch 5 debug i/os 8 user leds debug select jtag select oled display rvi - header spi-flash memory pub switch vrpsm voltage option 20 mhz crystal 32.768 khz crystal user sw1 mixed signal header smartfusion evaluation kit
23 www.microsemi.com/products/fpga-soc/design-resources/dev-kits-boards development kits ordering code supported device price agln-nano-kit* agln250v2-vqg100 $ 99 ? supports basic igloo nano low power fpga design, including flash*freeze mode ? free one-year libero soc software and gold license ? low-cost programming stick (lcps) ? two usb cables ? kit users guide, libero soc tutorial and design examples ? pcb schematics, layout fles and bom ? board features - all i/os available for external connections - full current measurement capability of independent i/o banks and vcc - usb connection for usb-to- serial (rs232) interface for hyperterminal or power - 20 mhz clock oscillator - leds and switches for simple inputs and outputs - ability to switch vcore from 1.2 v to 1.5 v - rohs compliant 20 mhz clock oscillator igloo nano fpga i/o te st pin headers usb interface 5 v wa ll jack jumpers for v oltage options jumper for battery option 4 push-button switches lcps connector push-button reset switch flash*fr eeze switch curr ent measur ement headers 8 user leds 8 dip switches jumpers to isolate user leds, push-button switches, dip switches for i/o te st pins igloo nano starter kit note: * replaces -z version of the nano starter kit. ? supports basic proasic3 fpga design and lvds i/o usage ? free one-year libero soc software and gold license ? flashpro3 or flashpro4 programmer ? 9 v power supply and international adapters ? kit users guide, libero soc tutorial and design examples ? pcb schematics, layout fles and bom ? board features - eight i/o banks with variety of voltage options - oscillator for system clock or manual clock option - leds and switches for simple inputs and outputs - lcd display module - two cat5e rj45 connectors for high-speed lvds communications - all i/os available for external connections - not rohs compliant w all mount power interboard isp connector lcd display module ca t5e rj45 connectors for l vds communications sma for optional extern al oscillator removable shunts to isolate all i/os for pr ototyping removable shunts to isolate all i/os for pr ototyping oscillator for system clock manual clock option flashpr o3 isp connector pr oasic3/e in pq208 package 4 switches every pq208 pin accessible for pr ototyping 8 leds removable shunts to isolate all i/os for pr ototyping proasic3 starter kit ordering codes supported devices price a3pe-proto-kit a3pe1500-pq208 $ 665 ? supports royalty-free, industry- standard arm cortex-m1 or 8051s development ? free one-year libero soc software and gold license with softconsole for program and debug ? low-cost programming stick (lcps) ? 5 v power supply and international adapters ? two usb cables ? kit users guide, libero soc tutorial and design examples ? pcb schematics, layout fles and bom ? board features - 512 kb sram, 2 mb spi fash memory provided on board - 10/100 ethernet and i 2 c interfaces - usb-to-uart connection for hyperterminal on a pc - built-in voltage, current and temperature monitor and voltage potentiometer - mixed signal interface - blue oled 96x16 pixel display - dynamic reconfgurable analog and fash memory - flashpro3 and realview debug interface - rohs compliant user leds lcps connector oled mixed signal test pins mixed signal header push-button switch fusion fpga spi flash ethernet interface realview header push- button switch interface connector usb interface push- button pub two i 2 c interfaces potentiometer push- button reset sram 5 v wall jack ethernet leds jumpers for internal or external regulator fusion embedded development kit ordering code supported device price m1afs-embedded-kit m1afs1500-fgg484 $ 250
24 www.microsemi.com/products/fpga-soc/design-resources/dev-kits-boards development kits ? allows users to evaluate the functionality of microsemis core1553brm without having to create a complete mil-std-1553b compliant system ? fusion advanced development kit with two 9 v power supplies ? core1553 daughter card ? users guide, tutorial and design example ? pcb schematics, layout fles and bom ? purchasing the kit gives the owner the right to the programming fle of the demo, but not an evaluation of the ip. the ip evaluation or purchase is quoted separately. ? board features - mil-std-1553b transceiver, two transformers and two concentric twinax connectors included on the core1553 daughter board ~ mil-std-1553b concentric twinax connectors are center pin signal high and cylindrical contact signal low ~ connectivity is mil-c-49142 compliant ~ evaluate and develop medium speed on-board data communications bus solutions for mil-std-1553b / uk def-stan 00-18 (pt.2) / nato stanag 3838 avs / avionic standards coordinating committee air-std 50/2 - can bus interface support - connector to arinc 429 daughter board (core429-sa) fusion advanced development kit core1553-sa core1553 development kit ordering code description price core1553-dev-kit core1553 development kit $ 3,620 core1553-sa core1553 daughter card $ 2,900 m1afs-adv-dev-kit-pwr m1afs-adv-dev-kit with two 9 v power packs $ 750 additional summary family ordering code name device price power smartfusion mpm-dc-kit mpm daughter card none $ 299 9 v smartfusion mixed-signal-dc mixed signal daughter card none $ 55 n/a fusion afs-eval-kit fusion starter kit afs600-fg256 $ 500 9 v fusion m1afs-adv-dev-kit-pwr fusion advanced development kit m1afs1500-fgg484 $ 750 9 v igloo agln-nano-kit* igloo nano starter kit agln250v2-zvqg100 $ 99 usb igloo agl-icicle-kit igloo icicle evaluation kit agl125v2-qng132 $ 150 usb igloo aglp-eval-kit igloo plus starter kit aglp125v2-csg289 $ 299 5 v igloo m1agl1000-dev-kit arm cortex-m1 igloo development kit m1agl1000v2-fgg484 $ 550 5 v proasic3 a3pe-proto-kit* proasic3 starter kit a3pe1500-pq208 $ 665 9 v proasic3 m1a3pl-dev-kit arm cortex-m1 proasic3l development kit m1a3p1000l-fgg484 $ 550 5 v *most recommended kit for each product family microsemi offers hardware choices for soc fpga and fpga products. the table below lists additional popular kits available. full details of these kits can also be found online with users guides and accompanying tutorials.
25 www.microsemi.com/products/fpga-soc/design-resources/programming-debug programmers ? supports in-system programming ? supports ieee 1149 jtag programming through stapl ? supports ieee 1532 ? uses microsemi flashpro software, available as part of libero soc or libero ide. also available standalone. ? free software updates ? usb connection to pc ? operating systems - windows xp professional (sp2 recommended) - windows 2000 professional (sp4 recommended) flashpro4 in-system fpga programmer directc directc v2.3 is a set of c code designed to support embedded microprocessorCbased in-system programming for igloo, proasic3 and fusion families. to use directc v2.3, you must make some minor modifcations to the provided source code, add the necessary api and compile the source code and the api together to create a binary executable. the target system must contain a microprocessor with a minimum 256 bytes of ram, a jtag interface to the target device from the microprocessor and access to the programming data to be used for programming the fpga. access to programming data could be provided by a telecommunications link for most remote systems. download directc source fles and the complete users guide at: www.microsemi.com/soc/products/hardware/program_debug/directc/default.aspx. stapl player the stapl player can be used to program third-generation fash devices such as igloo, proasic3 and fusion, and interprets the contents of a stapl fle, which is generated by libero ide software tools. the fle contains information about the programming of microsemi fash-based devices, as well as the jtag scan chain for a single device. the data format is a jedec standard known as the standard test and programming language (stapl) format. for third-generation devices, note that the stapl player will not support serialization of the flashrom, nor will it support smart erase enabled silicon. the stapl player reads the stapl fle and executes the fles programming instructions. because all programming details are in the stapl fle, the stapl player itself is completely device-independent. in other words, the system does not need to implement any programming algorithm details; the stapl fle provides all of the details. the key differences between the directc and the stapl player methods are in the memory footprint in the microprocessor and amount of data to transmit. the directc option requires more code space on the processor, but as a result less data has to be transmitted to perform programming. on the other hand, the stapl player communicates both the information to be programmed and the intelligence needed to perform programming. so, the code footprint is smaller but the amount of data to transmit will be larger. one advantage of the stapl player method is that if updates are required to the programming algorithm, the stapl method does not require new code in the processor, but the directc would require new code for the processor. programming devices in-system using a microprocessor although the flashpro3 programmer can perform in-system programming, it does require a specifc header to be connected externally. for example, if your system already has external communication available through a microprocessor interface, you may prefer to have the processor perform the in-system programming. this can be done in two ways. ordering code price silicon-sculptor 3 $ 4,330 ? programs all microsemi packages, including pl, pq, vq, qn, bg, fg and cs ? universal microsemi socket adapters ? use with silicon sculptor software ? security fuse can be programmed to secure the devices ? includes self-test to test its own hardware ? protection features - overcurrent shutdown - power failure shutdown - esd protection - esd wrist straps with banana jacks (included as standard) ? operating systems - windows xp professional (sp2 recommended) - windows 2000 professional (sp4 recommended) silicon sculptor 3 fpga programmer for adapter modules, refer to www.microsemi.com/soc/products/hardware/program_debug/ss/modules.aspx ordering code price flashpro4 $ 49
26 www.microsemi.com/products/fpga-soc/design-resources/ip-cores intellectual property cores microsemi ip included in libero ip bundles microsemi intellectual property (ip) products are designed and optimized for use with microsemi fpgas. microsemi ip is sourced, verifed, supported and maintained by microsemi. microsemi ip comes complete as pre-implemented, synthesizable ip building blocks and has been thoroughly tested and verifed in microsemi fpgas. microsemi ip is delivered with full documentation and support to help simplify the designers task of achieving fast time-to-market while minimizing design cost and risk. a complete list of microsemi ip cores with module details and documentation is available. the libero catalog and smartdesign manage the confguration of microsemi ip cores for embedded applications, while the firmware catalog manages frmware drivers. below is a list of free microsemi ip cores for use in the libero smartdesign ip graphical design tool. libero gold and platinum licensing includes a bundle of microsemi ip in rtl source format, as shown in the table below. these ip are available within both libero ide and libero soc where they are supported for the selected family. go to www.microsemi.com/products/fpga-soc/design-resources/ip-cores/direct-cores for more information. product number libero gold ip core bundle: included with libero gold license libero platinum ip core bundle: included with libero platinum license core10/100 rtl source rtl source core10/100_ahbapb rtl source rtl source core1588 rtl source rtl source core16550 rtl source rtl source core3des rtl source rtl source core8051s rtl source rtl source coreabc 1 rtl source rtl source coreaes128 rtl source rtl source coreahb rtl source rtl source coreahb2apb rtl source rtl source coreahblite rtl source rtl source coreahblsram rtl source rtl source coreahbltoaxi rtl source rtl source coreahbnvm rtl source rtl source coreahbsram rtl source rtl source coreahbtoapb3 rtl source rtl source coreai rtl source rtl source coreapb rtl source rtl source coreapbnvm rtl source rtl source coreapblsram rtl source rtl source coreapbsram rtl source rtl source coreapb3 rtl source rtl source coreaxi rtl source rtl source coreaxitoahbl rtl source rtl source corecfi rtl source rtl source coreconfgmaster ?rtl source rtl source? coreconfgp rtl source rtl source corecordic rtl source generator rtl source generator coreddr rtl source rtl source coredes rtl source rtl source coreedac rtl source generator rtl source generator corefft rtl source generator rtl source generator corefifo rtl source generator rtl source generator corefir 1 rtl source generator rtl source generator corefmee rtl source rtl source corefrom rtl source rtl source coregpio rtl source rtl source corehpdmactrl rtl source? rtl source notes: 1. not supported on linux platform. 2. additional cores and confgurations can be found on the website and in core handbooks.
27 www.microsemi.com/products/fpga-soc/design-resources/ip-cores microsemi ip available for purchase for use with libero product number libero gold ip core bundle: included with libero gold license libero platinum ip core bundle: included with libero platinum license corei2c rtl source rtl source coreinterrupt rtl source rtl source corejesd204brx? ?rtl source rtl source? corelpc rtl source rtl source corembx rtl source rtl source corememctrl rtl source rtl source coremmc? rtl source? rtl source? coremp7 pre-placed design block pre-placed design block coremp7bridge rtl source rtl source corepcs rtl source rtl source corepwm rtl source rtl source coreqdr rtl source generator rtl source generator coreqei rtl source generator rtl source generator coreremap rtl source rtl source coreresetp rtl source rtl source corermii rtl source? rtl source? corersdec 1 rtl source generator rtl source generator corersenc 1 rtl source generator rtl source generator coresdlc rtl source rtl source coresdr, coresdr_ahb rtl source rtl source coresdr_axi rtl source rtl source coresf2confg rtl source rtl source coresf2reset rtl source rtl source corespi rtl source rtl source coresysservices rtl source? rtl source? coretimer rtl source rtl source coretbitoepcs rtl source rtl source coreuart rtl source rtl source coreuart_apb rtl source rtl source corewatchdog rtl source rtl source cortex-m1 1 pre-placed design block pre-placed design block corejesd204btx coming soon coming soon corergmii coming soon coming soon notes: 1. not supported on linux platform. 2. additional cores and confgurations can be found on the website and in core handbooks. some microsemi ip must be purchased separately as shown below. please contact your local microsemi sales representative for information on price and licensing of microsemi ip that require a separate license. product number obfuscated rtl available for purchase rtl source available for purchase core1553brm obfuscated rtl rtl source core1553brt, core1553brt_apb obfuscated rtl rtl source core429, core429_apb obfuscated rtl rtl source corepcif, corepcif_ahb obfuscated rtl rtl source notes: 1. additional cores and confgurations can be found on the website and in core handbooks. intellectual property cores
?2014 microsemi corporation. all rights reserved. microsemi and the microsemi logo are trademarks of microsemi corporation. all other trademarks and service marks are the property of their respective owners. ms2-002-14 55700049-02 /2.14 microsemi corporate headquarters one enterprise, aliso viejo, ca 92656 usa within the usa: +1 (949) 380-6100 sales: +1 (949) 380-6136 fax: +1 (949) 215-4996 email: sales.support@microsemi.com www.microsemi.com microsemi corporation (nasdaq: mscc) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace and industrial markets. products include high-performance and radiation-hardened analog mixed-signal integrated circuits, fpgas, socs and asics; power management products; timing and synchronization devices and precise time solutions, setting the worlds standard for time; voice processing devices; rf solutions; discrete components; security technologies and scalable anti-tamper products; power-over-ethernet ics and midspans; as well as custom design capabilities and services. microsemi is headquartered in aliso viejo, calif., and has approximately 3,400 employees globally. learn more at www.microsemi.com. learn more about microsemis fpgas and soc fpgas at www.microsemi.com/fpga-soc microsemi soc products group 3870 north first street, san jose, ca 95134 phone: (408) 643-6000


▲Up To Search▲   

 
Price & Availability of M2S100

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X